## How to finish the UVM Test?:

Lets analyze below the approaches to finish the Test in UVM.

## **Raising & Dropping Objections:**

Broadly UVM Testbench is having **3 Phase groups**. Two of these Phase groups i.e. "**Build & Connect**" and "**Cleanup**" are executed in zero time means these 2 groups do not consume time. One Phase group which is called "**Run**" Phase is the one which consumes times. End of Test occurs when all the time consuming phases are ended. Each Phase ends when there is no pending objections for that particular Phase. Hence it is essential to comprehend the objection mechanism in UVM? Lets try to understand it in one of the simplest possible form:

The uvm\_objection class provides a means for sharing a counter between the participating Components and Sequences. It means in UVM Testbench Hierarchy, the Components and Sequences which uses the Objection mechanism share a counter between them. Each participating member can raise or drop the objections which in turn increments or decrements the counter

value. **raise\_objection()** and **drop\_objection()** are the methods to be used to do that. Once the value of the shared counter reaches to zero from a non-zero value – we can say that "**all dropped**" condition is achieved. Now what action is supposed to take on "all dropped" condition will depend on the application.

One good example of Objection mechanism usage is <a href="UVM">UVM</a>
<a href="Phasing">Phasing</a> which uses the <a href="uvm\_object">uvm\_object</a> to co-ordinate the end of each run-time phase. Since all the Components & Sequences of a UVM Testbench Hierarchy are provided equal opportunities to participate in the Standard Phasing mechanism by executing user-defined process. So if a Component or Sequence starts a user-process for a selected phase, an objection is raised and when this user-process is finished, an objection is dropped. Similarly when all the raised objections for a particular phase are dropped & that phase gets into "all dropped" condition, action taken is to move to the next Phase.</a>

After following this approach simulation reaches to the end of UVM Phasing i.e. Run-time phase, at this moment it indicates that all the Components and Sequences are in agreement to finish the Test and nothing is left pending on anyone's end. This is the stage where an UVM Test moves to non-time consuming Cleanup Phase and finally Test ends.

Lets understand it through some an example UVM Test containing different run-time sub-phase code:

```
//// UVM Test code
class my test extends uvm test;
 `uvm component utils(my test)
 /// Constructor
 function new (string name, uvm component parent);
  super.new(name, parent);
 endfunction: new
 /// Build Function (Build Sequences & Lower Level
Components)
 function build phase (uvm phase phase);
  super.build phase (phase);
 endfunction: build phase
```

```
/// Reset Phase
 task reset phase (uvm phase phase);
 phase.raise objection(this);
  reset seq.start(Env.Agnt.Sqnr);
 phase.drop objection(this);
 endtask: reset phase
 /// Configure Phase
 task configure phase (uvm phase phase);
 phase.raise objection(this);
 progam cntrl reg seq.start(Env.Agnt.Sqnr);
 phase.drop objection(this);
 endtask: configure phase
/// Main Phase
 task main phase (uvm phase phase);
 phase.raise objection(this);
 read after write seq.start(Env.Agnt.Sqnr);
 phase.drop objection(this);
 endtask: main phase
```

```
/// Shutdown Phase
 task shutdown phase (uvm phase phase);
  phase.raise objection(this);
  read status reg seq.start(Env.Agnt.Sqnr);
  phase.drop objection(this);
 endtask: shutdown phase
endclass: my test
//// Top Level Module
module top tb;
 . . .
 /// UVM Test Start Here
 initial
begin
uvm config db #(virtual dut if) :: set(null,"*",
"BUS_vif", BUS);
 run_test(my_test);
 end
endmodule: top tb
```

We can see in the above UVM Test Run-time Phases i.e. **reset\_phase**, **configure\_phase**, **main\_phase** and **shutdown\_phase**, each of the task is following a consistent pattern i.e. **raise** an objection, execute a particular functionality using a sequence and finally drop the objection.

An important thing to understand here is — all the components in the UVM Testbench Hierarchy will execute the same sub-phase in parallel & even if few components are done with their user-process or sequence execution but these components have to wait until all the other components are done with their user-process execution. Once all the raised objection for that sub-phase are dropped that is the moment next phase can be entered. In the above example, we're dealing with the time consuming **Run phases** defined in the Test. So more the other components raises the objections more complex and complicated will be the objection mechanism process. **Hence, it is recommended as per the UVM Coding guidelines, Objections should only be raised and dropped from the Test**.

## phase\_ready\_to\_end:

For many of the UVM Testbenches, raising and dropping of the phase objections, as described above, during the normal lifetime of phases is quite sufficient. However, sometimes a component which does not raise and drop objections for every transaction due to performance issues likes to delay the transition from one phase to the next phase. The most common example is the **Scoreboard** doing some kind of analysis to the last transaction that may include some time-consuming behavior.

UVM recommended solution to delay the end of phase, after all the components have agreed to end the phase with 'all dropped' condition, is that the component should raise objection in the **phase\_ready\_to\_end** method which is executed automatically by UVM once 'all dropped' condition is achieved during Run Phase.

```
Following is an example implementation code for phase ready to end method.
```

```
function void scoreboard::phase ready to end
(uvm phase phase);
 if(phase.is(uvm run phase::get)) begin
  if (!check state == 1'b1) begin
   phase.raise objection(this, "Test Not Yet Ready
To End");
   fork begin
     `uvm info("PRTE", "Phase Ready Testing",
UVM LOW);
     wait for ok to finish();
     phase.drop_objection(this, "Test Ready to
End");
     end
   join none
  end
 end
endfunction: phase ready to end
task bidirect bus test::wait for ok to finish();
  #50; // Could be the logic here
  check state = 1;
endtask: wait for ok to finish
```

In the above example code, at the end of Run Phase, if check\_state is LOW, **Objection is raised** and then after the required processing is done, **Objection is dropped**. After that simulation is moved to the cleanup phase to finish off the Test.

## set\_drain\_time:

Another approach supported by UVM is setting the drain time for the simulation environment. Drain time concept is related to the extra time allocated to the UVM environment to process the left over activities e.g. last packet analysis & comparison etc after all the stimulus is applied & processed. Lets see it via a example code:

```
class my test extends uvm test;
 `uvm component utils(my test)
 task run phase (uvm phase phase);
   phase.raise objection(this);
   my seq.start(m sequencer);
   /// Set a drain time for the Test
   phase.phase done.set drain time(this, 20ns);
   phase.drop objection(this);
 endtask: run phase
```

endclass: my\_test

While selecting the drain time value, some random time value may not be sufficient for all the Tests, hence it is necessary to study the requirements in detail and have good understanding of the scenarios which require extra time to complete the processing. Choosing the worst case time can be a good strategy so that all other scenarios could be covered with-in that time frame.